Please use this identifier to cite or link to this item: https://hdl.handle.net/2440/69518
Citations
Scopus Web of Science® Altmetric
?
?
Full metadata record
DC FieldValueLanguage
dc.contributor.authorIzu, M.-
dc.contributor.editorXiang, Y.-
dc.contributor.editorCuzzocrea, A.-
dc.contributor.editorHobbs, M.-
dc.contributor.editorZhou, W.-
dc.date.issued2011-
dc.identifier.citationProceedings of ICA3PP 2011 Workshops, Part II, LNCS 7017, 2011 / Y. Xiang et al. (eds.): pp.276-286-
dc.identifier.isbn9783642246685-
dc.identifier.issn0302-9743-
dc.identifier.issn1611-3349-
dc.identifier.urihttp://hdl.handle.net/2440/69518-
dc.description.abstractAlike interconnection networks for parallel systems, Networks-on-chip (NoC) must provide high bandwidth and low latency, but they are further constrained by their on-chip power budget. Consequently, simple network topologies such as the 2D Mesh with shallow buffers and simple routing strategies such as dimensional order routing (DOR) have been widely used in order to achieve this goal. A low number of virtual channels could be used to eliminate head-of-line blocking and increase network throughput. Due to the spare routing area in deep submicron technology, another possibility is to replicate the simple network once or more times. This work compares and combines the two approaches, by considering the distribution of a fixed number of virtual channels over one or more multiplanes. A thorough evaluation of the possible 2D mesh network configurations under a range of workloads will show that, provided there is spare area, replicating the 2D mesh with 2 virtual channels results on the best power/performance trade-off.-
dc.description.statementofresponsibilityCruz Izu-
dc.language.isoen-
dc.publisherSpringer-Verlag-
dc.relation.ispartofseriesLecture Notes in Computer Science ; 7017-
dc.rights© Springer-Verlag Berlin Heidelberg 2011-
dc.source.urihttp://dx.doi.org/10.1007/978-3-642-24669-2_27-
dc.subjectNetwork-on chip-
dc.subjectreplication-
dc.subjectvirtual channels-
dc.subjectevaluation-
dc.titleOn the use of multiplanes on a 2D mesh network-on-chip-
dc.typeConference paper-
dc.contributor.conferenceInternational Conference on Algorithms and Architectures for Parallel Processing (11th : 2011 : Melbourne, Australia)-
dc.identifier.doi10.1007/978-3-642-24669-2_27-
dc.publisher.placeGermany-
pubs.publication-statusPublished-
dc.identifier.orcidIzu, M. [0000-0002-7492-8886]-
Appears in Collections:Aurora harvest 5
Computer Science publications

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.