A review of 3-D packaging technology

Date

1998

Authors

Al-Sarawi, S.
Abbott, D.
Franzon, P.

Editors

Advisors

Journal Title

Journal ISSN

Volume Title

Type:

Journal article

Citation

IEEE Transactions on Advanced Packaging, 1998; 21(1):2-14

Statement of Responsibility

Conference Name

Abstract

This paper reviews the state-of-the-art in three-dimensional (3-D) packaging technology for very large scale integration (VLSI). A number of bare dice and multichip module (MCM) stacking technologies are emerging to meet the ever increasing demands for low power consumption, low weight and compact portable systems. Vertical interconnect techniques are reviewed in details. Technical issues such as silicon efficiency, complexity, thermal management, interconnection density, speed, power etc. are critical in the choice of 3-D stacking technology, depending on the target application, are briefly discussed. © 1998 IEEE.

School/Discipline

Dissertation Note

Provenance

Description

Access Status

Rights

License

Grant ID

Call number

Persistent link to this record